SN74LVC1G74DCUR

SN74LVC1G74DCUR

對比
SN74LVC1G74DCUR
IC FF D-TYPE SNGL 1BIT 8VSSOP
對比

¥1.50

價格更新:一個月前
現貨供應: 210000
45
為45個國家的客戶提供服務
1000+
全球製造商
$140M
5年增長1.4億美元
50.0M+
5年內配送了5000萬個元件
Texas Instruments

Texas Instruments

德州儀器 (TI) 是一家開發模擬 IC 和嵌入式處理器的全球半導體設計和製造公司。 通過聘用世界上最聰明的人才,TI 創造了塑造技術未來的創新。 今天,TI 正在幫助超過 100,000 家客户改變未來。

查看所有産品從 Texas Instruments
SN74LVC1G74DCUR Products

This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V VCC operation.

NanoFree? package technology is a major breakthrough in IC packaging concepts, using the die as the package.

A low level at the preset (CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Feature

  • Available in the Texas Instruments NanoFree? Package
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Supports Down Translation to VCC
  • Max tpd of 5.9 ns at 3.3 V
  • Low Power Consumption, 10-μA Max ICC
  • ±24-mA Output Drive at 3.3 V
  • Typical VOLP (Output Ground Bounce) < 0.8 V at VCC = 3.3 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot) > 2 V at VCC = 3.3 V, TA = 25°C
  • Ioff Supports Live Insertion, Partial-Power- Down Mode, and Back-Drive Protection
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model
    • 200-V Machine Model
    • 1000-V Charged-Device Model
Description

This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V VCC operation.

NanoFree? package technology is a major breakthrough in IC packaging concepts, using the die as the package.

A low level at the preset (CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

產品屬性

類型 描述 全選
系列 74LVC
包裝 卷帶(TR)
產品狀態 在售
功能 設置(預設)和復位
類型 D 型
輸出類型 補充型
元件數 1
每個元件位數 1
時鐘頻率 200 MHz
不同 V、最大 CL 時最大傳播延遲 6.4ns @ 5V,50pF
觸發器類型 正邊沿
電流 - 輸出高、低 32mA,32mA
電壓 - 供電 1.65V ~ 5.5V
工作温度 -40°C ~ 125°C(TA)
安裝類型 表面貼裝型
供應商器件封裝 8-VSSOP
封裝/外殼 8-VFSOP(0.091",2.30mm 寬)
電流 - 靜態 (Iq) 10 µA
輸入電容 5 pF

部落格

¥1.50

價格更新:一個月前
現貨供應: 210000
Texas Instruments

Texas Instruments

德州儀器 (TI) 是一家開發模擬 IC 和嵌入式處理器的全球半導體設計和製造公司。 通過聘用世界上最聰明的人才,TI 創造了塑造技術未來的創新。 今天,TI 正在幫助超過 100,000 家客户改變未來。

查看所有産品從 Texas Instruments

部落格