XC2C64A-7VQG44I

XC2C64A-7VQG44I

对比
Xilinx
XC2C64A-7VQG44I
IC CPLD 64MC 6.7NS 44VQFP
对比

¥58.00

价格更新:2024-04-25
现货供应: 5040
45
为45个国家的客户提供服务
1000+
全球制造商
$140M
5年增长1.4亿美元
50.0M+
5年内配送了5000万个元件
Xilinx

Xilinx

Xilinx 是 All Programmable FPGA、SoC、MPSoC 和 3D IC 的领先供应商。 AMD 独特地支持软件定义和硬件优化的应用程序——推动云计算、5G 无线、嵌入式视觉和工业物联网的行业进步。

查看所有产品从 Xilinx
XC2C64A-7VQG44I actual photo Pinout

The CoolRunner-II 128-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved

This device consists of eight Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.

Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins.

Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis.

A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device.

Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies.

The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature

DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.

By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching.

Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the CoolRunner-II 128 macrocell device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.

The CoolRunner-II 128 macrocell CPLD is I/O compatible with various JEDEC I/O standards (see Table 1). This device is also 1.5V I/O compatible with the use of Schmitt-trigger inputs.

Table 1: I/O Standards for XC2C128(1)

IOSTANDARD AttributeOutput VCCIOInput VCCIOInput VREFBoard Termination Voltage VTTLVTTL3.33.3N/AN/ALVCMOS333.33.3N/AN/ALVCMOS252.52.5N/AN/ALVCMOS181.81.8N/AN/ALVCMOS15(2)1.51.5N/AN/AHSTL_11.51.50.750.75SSTL2_12.52.51.251.25SSTL3_13.33.31.51.5

Feature

• In-System Programmable PROMs for Configuration of Xilinx® FPGAs

• Low-Power Advanced CMOS NOR Flash Process

• Endurance of 20,000 Program/Erase Cycles

• Operation over Full Industrial Temperature Range (–40°C to +85°C)

• IEEE Standard 1149.1/1532 Boundary-Scan (JTAG) Support for Programming, Prototyping, and Testing

• JTAG Command Initiation of Standard FPGA Configuration

产品属性

类型 描述 全选
系列 CoolRunner II
包装 托盘
产品状态 在售
可编程 已验证
可编程类型 系统内可编程
延迟时间 tpd(1) 最大值 6.7 ns
供电电压 - 内部 1.7V ~ 1.9V
逻辑元件/块数 4
宏单元数 64
栅极数 1500
I/O 数 33
工作温度 -40°C ~ 85°C(TA)
安装类型 表面贴装型
封装/外壳 44-TQFP
供应商器件封装 44-VQFP(10x10)

博客

¥58.00

价格更新:2024-04-25
现货供应: 5040
Xilinx

Xilinx

Xilinx 是 All Programmable FPGA、SoC、MPSoC 和 3D IC 的领先供应商。 AMD 独特地支持软件定义和硬件优化的应用程序——推动云计算、5G 无线、嵌入式视觉和工业物联网的行业进步。

查看所有产品从 Xilinx

博客